DocumentCode :
2100297
Title :
TETA: transistor-level engine for timing analysis
Author :
Dartu, Florentin ; Pileggi, Lawrence T.
Author_Institution :
Strategic CAD Labs., Intel Corp., USA
fYear :
1998
fDate :
19-19 June 1998
Firstpage :
595
Lastpage :
598
Abstract :
TETA is an interconnect-centric waveform calculator that was optimized to achieve the utmost efficiency for analyzing logic stages comprised of transistors and large coupled RC(L) interconnect models. TETA applies a novel compaction for the transistor clusters and employs successive chord iterations to solve the resulting nonlinear equations. These algorithms permit the use of simple SIMO (single input multi-output) N-port interconnect models since macromodel passivity is not required. The successive chord analysis also enables TETA to avoid the N-port matrix factorization during nonlinear iterations and allows the use of simple table look-up models for MOS devices. Complex gates and nonlinear capacitors can be handled without loss of generality.
Keywords :
CMOS logic circuits; circuit analysis computing; integrated logic circuits; logic CAD; MOS devices; SIMO; TETA; analyzing logic stages; interconnect-centric waveform calculator; table look-up models; transistor clusters; CMOS technology; Compaction; Engines; Integrated circuit interconnections; Logic; Permission; SPICE; Semiconductor device modeling; Time of arrival estimation; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design Automation Conference, 1998. Proceedings
Conference_Location :
San Francisco, CA, USA
Print_ISBN :
0-89791-964-5
Type :
conf
Filename :
724541
Link To Document :
بازگشت