Title :
A scheduling framework for heterogeneous multiprocessor architectures based on industrial processors (DSPs and microcontrollers)
Author :
Tavares, Adriano ; Couto, Carlos
Author_Institution :
Dept. of Ind. Electron., Univ. of Minho, Guimaraes, Portugal
Abstract :
Current VLSI and networking technology, the increase in computational power, and the rapid decrease in computational cost, enable the interconnection of VLSI processors, which can be arranged on a functional decomposition of the computational task to exploit the potential of multiprocessing. The use of multiprocessor systems in such way, provides a novel and cost effective solution in solving many practical problems in signal processing, control systems, instrumentation systems and robotics. In this article we present a scheduling framework that addresses the specificities of industrial processors, such as DSPs and microcontrollers and can easily be used to implement a huge range of scheduling algorithms
Keywords :
digital signal processing chips; microcontrollers; multiprocessing systems; multiprocessor interconnection networks; processor scheduling; DSPs; VLSI processors; industrial processors; interconnection; microcontrollers; multiprocessor architectures; Computational efficiency; Computer networks; Costs; Job shop scheduling; Multiprocessing systems; Power system interconnection; Process control; Processor scheduling; Signal processing algorithms; Very large scale integration;
Conference_Titel :
Industrial Electronics Society, 2001. IECON '01. The 27th Annual Conference of the IEEE
Conference_Location :
Denver, CO
Print_ISBN :
0-7803-7108-9
DOI :
10.1109/IECON.2001.976489