DocumentCode :
2100493
Title :
Delay/Phase Regeneration Circuits
Author :
Alessandro, Crescenzo D´ ; Mokhov, Andrey ; Bystrov, Alex ; Yakovlev, Alex
Author_Institution :
Microelectron. Syst. Design Group, Newcastle Univ., Newcastle upon Tyne
fYear :
2007
fDate :
12-14 March 2007
Firstpage :
105
Lastpage :
116
Abstract :
Designs which require a phase relationship between two signals to be maintained along a link benefit from the use of repeaters which actively regenerate this relationship. This paper discusses some implementations of phase-regeneration circuits and attempts to introduce the reader to the issues encountered in the design of such circuitry. The paper proposes various design solutions for the dual-rail case, extending the work to the multiple-rail case. A novel device which is able to reconstruct a sequence of events is also presented, the transition sequence encoder. Simulation results are provided with discussion on the relative performance.
Keywords :
delay circuits; logic design; sequential circuits; delay circuits; dual-rail TSE; multiple-rail TSE; phase regeneration circuits; reliable interconnects design; repeaters; system-on-chip; transition sequence encoder; Circuit simulation; Delay effects; Encoding; Integrated circuit interconnections; Maintenance; Microelectronics; Pipeline processing; Protocols; Repeaters; Signal design;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Asynchronous Circuits and Systems, 2007. ASYNC 2007. 13th IEEE International Symposium on
Conference_Location :
Berkeley, CA
ISSN :
1522-8681
Print_ISBN :
0-7695-2771-X
Type :
conf
DOI :
10.1109/ASYNC.2007.14
Filename :
4137037
Link To Document :
بازگشت