Title :
A Pulse Width controlled PLL and its automated design flow
Author :
Tohge, Norihito ; Nakura, Toru ; Iizuka, Tetsuya ; Asada, Kunihiro
Author_Institution :
Dept. of EEIS, Univ. of Tokyo, Tokyo, Japan
Abstract :
This paper presents a Pulse Width controlled PLL which is designed by our customized automated flow. The Pulse Width controlled PLL (PWPLL) structure is a novel time-domain-based analog architecture which claims its small area, power and jitter. It is also compatible with standard-cell based design using a commercial P&R tool. Our design flow automatically synthesizes a circuit netlist, generates its layout and estimates its performance. Not only a final layout but also its post-layout simulation results that confirm its performance are generated only in about one hour. The prototype PWPLL is fabricated in 180nm standard CMOS and it occupies 3970 μm2. The frequency range is from 1.35 to 1.6 GHz under a 1.8V supply. The measurement results show that the period jitter is 3.1 psrms and the power consumption is 4.0mW at 1.45 GHz.
Keywords :
CMOS analogue integrated circuits; phase locked loops; time-varying networks; CMOS; P&R tool; PWPLL; automated design flow; circuit netlist; final layout simulation; frequency 1.35 GHz to 1.6 GHz; post-layout simulation; power 4 mW; pulse width controlled PLL; size 180 nm; size 3970 mum; time-domain-based analog architecture; voltage 1.8 V; Computer architecture; Jitter; Layout; Microprocessors; Phase frequency detector; Phase locked loops; Standards;
Conference_Titel :
Electronics, Circuits, and Systems (ICECS), 2013 IEEE 20th International Conference on
Conference_Location :
Abu Dhabi
DOI :
10.1109/ICECS.2013.6815331