DocumentCode :
2100993
Title :
Enhanced Methodology and Tools for Exploring Domain-Specific Coarse-Grained FPGAs
Author :
Parvez, Husain ; Marrakchi, Zied ; Mehrez, Habib
Author_Institution :
Univ. Pierre et Marie Curie, Paris
fYear :
2008
fDate :
3-5 Dec. 2008
Firstpage :
121
Lastpage :
126
Abstract :
This paper presents a new environment for the exploration of domain-specific coarse-grained FPGAs. An architecture description mechanism is used to define a coarse-grained architecture. A software flow is used to map a netlist on the defined architecture. The software flow not only maps the instances of a target netlist on their respective blocks in the architecture, but also refines the position of the blocks on the architecture. This environment can also be used to define and optimize a domain-specific architecture for a set of netlists to be mapped on it at mutually exclusive times. A set of DSP test-benches are used to show the effectiveness of various techniques used in this work.
Keywords :
digital signal processing chips; field programmable gate arrays; software architecture; DSP test-benches; architecture description mechanism; coarse-grained architecture; domain-specific coarse-grained FPGA; software flow; Computer architecture; Digital signal processing; Field programmable gate arrays; Logic; Packaging; Pins; Routing; Software libraries; Table lookup; Testing; Coarse-grained FPGA; Exploration environment; Floor-planning;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Reconfigurable Computing and FPGAs, 2008. ReConFig '08. International Conference on
Conference_Location :
Cancun
Print_ISBN :
978-1-4244-3748-1
Electronic_ISBN :
978-0-7695-3474-9
Type :
conf
DOI :
10.1109/ReConFig.2008.53
Filename :
4731781
Link To Document :
بازگشت