Title : 
Disparity Map Hardware Accelerator
         
        
            Author : 
Calderon, H. ; Ortiz, Jesús ; Fontaine, Jean-Guy
         
        
            Author_Institution : 
TEle Robot. & Applic. Dept., Italian Inst. of Technol., Genoa
         
        
        
        
        
        
            Abstract : 
Hardwired acceleration units capable of exploiting the parallelism of images rely on highly customized memory organizations. In this paper we analyze a widely used depth-discontinuity-algorithm applied in stereo vision systems. The main processing kernels are decomposed, and a hardwired acceleration unit is proposed for speeding up the computation. The hardware accelerator includes multiple arithmetic comparison and absolute difference units, as well as a customized memory organization. The proposed micro-organization was instantiated using a XA3S500E Spartan 3E FPGA device. The obtained results show that by implementing this new hardwired algorithm a processing acceleration of 268 times is achieved for the targeted kernel, while the solution uses 30 % of the chosen FPGA device. The baseline comparison was the pure software execution over a Microblaze soft core processor based on the same FPGA technology.
         
        
            Keywords : 
field programmable gate arrays; memory architecture; stereo image processing; storage management; FPGA technology; Microblaze soft core processor; XA3S500E Spartan 3E FPGA device; customized memory organization; depth-discontinuity-algorithm; disparity map hardware accelerator; field programmable gate arrays; hardwired acceleration unit; hardwired algorithm; multiple arithmetic comparison; software execution; stereo vision system; targeted kernel; Acceleration; Arithmetic; Bandwidth; Concurrent computing; Delay; Field programmable gate arrays; Hardware; Kernel; Parallel processing; Pixel; FPGA; Hardware accelerators; computer arithmetic; computer vision; disparity map;
         
        
        
        
            Conference_Titel : 
Reconfigurable Computing and FPGAs, 2008. ReConFig '08. International Conference on
         
        
            Conference_Location : 
Cancun
         
        
            Print_ISBN : 
978-1-4244-3748-1
         
        
            Electronic_ISBN : 
978-0-7695-3474-9
         
        
        
            DOI : 
10.1109/ReConFig.2008.29