Title :
Combining fault tolerance and serialization effort to improve yield in 3D Networks-on-Chip
Author :
Kologeski, Anelise ; Concatto, Caroline ; Matos, Debora ; Grehs, Daniel ; Motta, Thiago ; Almeida, Felipe ; Lima Kastensmidt, Fernanda ; Susin, A. ; Reis, R.
Author_Institution :
PGMICRO, Univ. Fed. do Rio Grande do Sul (UFRGS), Porto Alegre, Brazil
Abstract :
The design of 3D circuits have been motivated by the need of decreasing the wire length in System-on-Chip (SoC) composed of more and more high number of processing elements. In general, advantages such as aiding the test methodology and increasing fault tolerance can be observed. However, the development of 3D circuits is not trivial, and there are still challenges in the manufacture process. The objective of this work is to address a low cost solution to improve the yield in TSVs, combining fault tolerance in horizontal interconnections, in order to minimize the fault susceptibility in 3D-NoCs. Comparisons among different serialization levels have been developed to show the advantages.
Keywords :
failure analysis; fault tolerance; integrated circuit design; integrated circuit interconnections; network-on-chip; 3D circuit design; 3D networks-on-chip; 3D-NoCs; SoC; TSV; fault susceptibility minimization; fault tolerance; horizontal interconnections; low cost solution; manufacture process; serialization levels; system-on-chip; test methodology; Circuit faults; Fault tolerance; Fault tolerant systems; Three-dimensional displays; Through-silicon vias; Wires; 3D NoCs; TSVs; fault tolerance; serialization; yield;
Conference_Titel :
Electronics, Circuits, and Systems (ICECS), 2013 IEEE 20th International Conference on
Conference_Location :
Abu Dhabi
DOI :
10.1109/ICECS.2013.6815370