Title :
Generalised Parallel Bilinear Interpolation Architecture for Vision Systems
Author :
Fahmy, Suhaib A.
Author_Institution :
Centre for Telecommun. Value-chain Res., Trinity Coll. Dublin, Dublin
Abstract :
Bilinear interpolation is widely used in computer vision for extracting pixel values for positions that lie off the pixel grid in an image. For each sub-pixel, the values of four neighbors are used to compute the interpolated value. This presents a challenge since four pixels must be read from the source image memory for each output pixel. This paper presents an architecture, for implementation within FPGA-based vision systems, that takes advantage of the heterogeneous resources available on modern devices to parallelize these memory accesses through efficient distribution of the source image in embedded memories. We show how intrinsic information in the sub-pixel addresses can be used to implement bilinear interpolation efficiently. We then suggest modifications to the architecture for larger image sizes which exceed the memory capabilities of modern FPGAs. The architecture is shown to achieve performance of 250Msamples per second in a modern device.
Keywords :
computer vision; embedded systems; field programmable gate arrays; interpolation; parallel memories; FPGA; computer vision system; embedded memory; generalised parallel bilinear interpolation architecture; image pixel grid; pixel value extraction; source image memory; Computer architecture; Computer vision; Field programmable gate arrays; Grid computing; Interpolation; Machine vision; Pipeline processing; Pixel; Telecommunication computing; Testing; bilinear interpolation; computer vision; fpga; image processing;
Conference_Titel :
Reconfigurable Computing and FPGAs, 2008. ReConFig '08. International Conference on
Conference_Location :
Cancun
Print_ISBN :
978-1-4244-3748-1
Electronic_ISBN :
978-0-7695-3474-9
DOI :
10.1109/ReConFig.2008.15