Title :
An FFT/IFFT Design versus Altera and Xilinx Cores
Author :
Gonzalez-Concejero, C. ; Rodellar, V. ; Alvarez-Marquina, A. ; Icaya, E. ; Gomez-Vilda, P.
Author_Institution :
Grupo de Investig. en informdtica Aplic. alprocesamiento de serial e imagen, Univ. Politec. de Madrid, Madrid
Abstract :
In this paper, a portable hardware design implementing a fast fourier transform oriented to its reusability as a core is presented. The module has been developed using radix-2 Decimation-In-Time algorithm. Structural modeling is implemented using VHDL to describe, simulate and perform the design. The module is portable among different EDA tools and technology independent. It has been synthesized with Quartus II from Altera and ISE from Xilinx. The detailed performance results are presented, as well as a comparison between these and the results provided by Altera andXilinx FFT IP cores. These show that the proposed design produces better results in the use of physical resources but worsens throughput when compared against the commercial ones. Besides, the IP core from Xilinx shows better throughput than Alteraspsilas but at a higher implementation cost.
Keywords :
digital arithmetic; electronic design automation; fast Fourier transforms; hardware description languages; Altera; FFT design; IFFT design; VHDL; Xilinx FFT IP core; fast Fourier transform; inverse fast Fourier transform; portable hardware design; radix-2 decimation-in-time algorithm; structural modeling; Costs; Discrete Fourier transforms; Electronic design automation and methodology; Fast Fourier transforms; Field programmable gate arrays; Fixed-point arithmetic; Hardware; Signal analysis; Signal processing algorithms; Throughput;
Conference_Titel :
Reconfigurable Computing and FPGAs, 2008. ReConFig '08. International Conference on
Conference_Location :
Cancun
Print_ISBN :
978-1-4244-3748-1
Electronic_ISBN :
978-0-7695-3474-9
DOI :
10.1109/ReConFig.2008.65