DocumentCode :
2106175
Title :
Efficiency analysis of harvester circuits
Author :
Ibrahim, Khalil ; El Ghanam, E.A. ; Ali, Mohamed ; Albasha, L. ; Qaddoumi, N.
Author_Institution :
Dept. of Electr. Eng., American Univ. of Sharjah, Sharjah, United Arab Emirates
fYear :
2013
fDate :
8-11 Dec. 2013
Firstpage :
799
Lastpage :
802
Abstract :
This paper summarizes findings on improving the efficiency of RF harvesting circuits. Following a Dickson charge pump model for RF-to-DC conversion, two RF harvesters were designed and are reported in this paper. The proposed topologies were designed and simulated on a 65nm RFCMOS process and optimized for operation at 953MHz and -20dBm input power, while providing reliable operation over a frequency range from 700MHz to 2.4GHz and input power levels from 0dBm to -30 dBm. While both topologies follow similar concept as the Dickson model, but differ in the way they were designed and implemented. A maximum efficiency of 78% is obtained at -20 dBm by the first proposed topology whereas an efficiency of 73% is obtained by the second topology at -15 dBm. Comparison with previous work is presented towards the end of this paper. To the best knowledge of the authors, these are the best efficiency levels to reported for an energy harvesting system under similar conditions.
Keywords :
CMOS integrated circuits; charge pump circuits; energy harvesting; radiofrequency integrated circuits; Dickson charge pump model; RF harvesters; RF harvesting circuits; RF-to-DC conversion; RFCMOS process; energy harvesting system; frequency 700 MHz to 2.4 GHz; harvester circuits; size 65 nm; CMOS integrated circuits; Capacitors; Couplings; Radio frequency; Threshold voltage; Topology; Transistors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electronics, Circuits, and Systems (ICECS), 2013 IEEE 20th International Conference on
Conference_Location :
Abu Dhabi
Type :
conf
DOI :
10.1109/ICECS.2013.6815535
Filename :
6815535
Link To Document :
بازگشت