Title : 
10-GS/s track and hold circuit in 28 nm CMOS
         
        
            Author : 
Tretter, G. ; Fritsche, David ; Carta, C. ; Ellinger, F.
         
        
            Author_Institution : 
Dept. of Circuit Design & Network Theor., Dresden Univ. of Technol., Dresden, Germany
         
        
        
        
        
        
            Abstract : 
This paper presents the design and characterization of a 10 GS/s track and hold amplifier (THA). The circuit was fabricated in a 28 nm CMOS technology. It is based on a switched capacitor approach. At a sampling rate of 10 GS/s, the total harmonic distortion is -38dBc with a 3.75 GHz input signal. The chip includes an active balun and buffer stages for the clock signal and consumes 50 mW, which is significantly lower than the state-of-the-art at similar performance. It can work with maximum peak-to-peak differential input voltages of up to 800 mV, which is the highest reported for high-speed CMOS implementations and comparable with the performance of state-of-the-art bipolar implementations.
         
        
            Keywords : 
CMOS analogue integrated circuits; amplifiers; baluns; clocks; sample and hold circuits; sampling methods; switched capacitor networks; CMOS technology; THA; active balun; buffer stages; clock signal; frequency 3.75 GHz; peak-to-peak differential input voltages; power 50 mW; sampling rate; size 28 nm; switched capacitor; total harmonic distortion; track and hold amplifier; track and hold circuit; CMOS integrated circuits; CMOS technology; Capacitors; Clocks; Impedance matching; Silicon germanium; Voltage measurement; ADC; CMOS; track and hold amplifier (THA);
         
        
        
        
            Conference_Titel : 
Semiconductor Conference Dresden-Grenoble (ISCDG), 2013 International
         
        
            Conference_Location : 
Dresden
         
        
            Print_ISBN : 
978-1-4799-1250-6
         
        
        
            DOI : 
10.1109/ISCDG.2013.6656289