DocumentCode :
2108929
Title :
Modeling and simulation of quantizer and DAC nonidealities of a continuous time ΔΣ modulator
Author :
Schmid, Korbinian ; Raschbacher, Sebastian ; Ohnhauser, Frank
Author_Institution :
eesy-ic GmbH, Nürnberg, Germany
fYear :
2013
fDate :
26-27 Sept. 2013
Firstpage :
1
Lastpage :
4
Abstract :
This paper gives an insight into excess loop delay and clock jitter effects, which lead to performance degradation in continuous time delta sigma modulators. A new method for straight forward calculation of excess loop delay compensated coefficients is shown regarding a multibit quantizer and DAC output. Also a close look at the input signal dependent quantizer activity is given, which allows a derivation of the influence of the clock jitter related deterioration of the feedback signal on the performance of the modulator.
Keywords :
circuit feedback; circuit noise; circuit simulation; clocks; compensation; delta-sigma modulation; integrated circuit modelling; jitter; quantisation (signal); DAC nonidealities; DAC output; clock jitter effects; continuous time ΔΣ modulator; continuous time delta sigma modulators; excess loop delay compensated coefficients; feedback signal; input signal dependent quantizer activity; modulator performance; multibit quantizer; quantizer modeling; quantizer simulation; Clocks; Delays; Delta-sigma modulation; Jitter; Modulation; Optical signal processing; Signal to noise ratio;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Semiconductor Conference Dresden-Grenoble (ISCDG), 2013 International
Conference_Location :
Dresden
Print_ISBN :
978-1-4799-1250-6
Type :
conf
DOI :
10.1109/ISCDG.2013.6656290
Filename :
6656290
Link To Document :
بازگشت