Title :
Configuring algorithm for reconfigurable Network-on-Chip architecture
Author :
Ding, Hui ; Gu, Huaxi ; Li, Bin ; Du, Keming
Author_Institution :
State Key Lab. of ISN, Xidian Univ., Xi´´an, China
Abstract :
With the challenge that a larger number of cores will be integrated on one single chip, Network-on-Chip (NoC) has been the popular solution gradually. And recently, researchers have focused on improving the performance of NoC to achieve well-performed chips. In this paper, we will propose a configuring algorithm based on one reconfigurable NoC architecture to design application-specific NoC. The reconfigurable NoC architecture decreases the design complexity and makes NoC design more flexible comparing to the topology-generation-floorplanning scheme and mapping scheme respectively. Besides, our configuring algorithm aims at optimized networks with better performance. For one specific application, we can choose the reconfigurable NoC architecture with suitable size and configure it according to the communication relationship to make sure that the final network is optimized. A cycle-accurate simulator is used to carry out simulations for three networks designed by our scheme and two other methods for the same application under the same environment. The results turn out that our network performs better.
Keywords :
CAD; circuit layout; network-on-chip; application-specific NoC; configuring algorithm; cycle-accurate simulator; mapping scheme; reconfigurable network-on-chip architecture; topology-generation-floorplanning scheme; Computer architecture; IP networks; Network topology; Power demand; System-on-a-chip; Throughput; Topology; NoC; design; mapping; reconfigurable; topology-generation;
Conference_Titel :
Consumer Electronics, Communications and Networks (CECNet), 2012 2nd International Conference on
Conference_Location :
Yichang
Print_ISBN :
978-1-4577-1414-6
DOI :
10.1109/CECNet.2012.6201598