DocumentCode :
2116325
Title :
A multiple floating point coprocessor architecture
Author :
Rauchwerger, Lawrence ; Farmwald, P. Michael
Author_Institution :
Center for Supercomput. Res. & Dev., Illinois Univ., Urbana-Champaign, IL, USA
fYear :
1990
fDate :
27-29 Nov 1990
Firstpage :
216
Lastpage :
222
Abstract :
General purpose microprocessor based computers usually speed their arithmetic processing performance by using a floating point co-processor. Because adding more co-processors represents neither a technological nor a cost problem, the authors investigated a system based on a MIPS R2000 and 4 floating point units. They show a block diagram of such an implementation and how two important scientific operations can be accelerated using a single unmodified data bus. A large percentage of the engineering applications are solved with the help of linear algebra methods like BLAS3 algorithms; it is precisely for these primitives that the proposed architecture brings significant performance gains. The first operation described is a matrix multiplication algorithm, its timing diagram and some results. Next a polynomial evaluation technique is examined. Finally they show how to use the same ideas with various other microprocessors
Keywords :
computer architecture; digital arithmetic; satellite computers; BLAS3; MIPS R2000; RISC; arithmetic processing performance; engineering applications; matrix multiplication algorithm; microprocessors; multiple floating point coprocessor architecture; polynomial evaluation; Acceleration; Computer architecture; Coprocessors; Costs; Digital arithmetic; Floating-point arithmetic; Linear algebra; Microprocessors; Performance gain; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Microprogramming and Microarchitecture. Micro 23. Proceedings of the 23rd Annual Workshop and Symposium., Workshop on
Conference_Location :
Orlando, FL
Print_ISBN :
0-8186-2124-9
Type :
conf
DOI :
10.1109/MICRO.1990.151445
Filename :
151445
Link To Document :
بازگشت