DocumentCode :
2118838
Title :
Time-Triggered Ethernet and IEEE 1588 Clock Synchronization
Author :
Ademaj, Astrit ; Kopetz, Hermann
Author_Institution :
Vienna Univ. of Technol., Vienna
fYear :
2007
fDate :
1-3 Oct. 2007
Firstpage :
41
Lastpage :
43
Abstract :
The time-triggered Ethernet unifies real-time and non-real-time traffic into a single communication architecture. We have built a prototype implementation of an FPGA TT-Ethernet switch and an FPGA TT Ethernet communication controller supporting a network bandwidth of 100 Mbit/sec. Time-Triggered Ethernet introduces two message classes, i) the standard event-triggered Ethernet messages, denoted as ET messages, and ii) the time-triggered Ethernet messages, denoted as TT messages. All TT messages are transmitted periodically and are scheduled a priori in a way that there are no conflicts on the network. The network handles these messages according to the cut-through paradigm. Computer nodes containing TT Ethernet communication controllers establish and maintain global time base. However nodes containing standard Ethernet controllers can be connected to a TT Ethernet system and can send ET messages without affecting the temporal properties of the TT messages. The global time format of the TT Ethernet deploys the UTC time format which is compatible with the time format of the IEEE 1588 standard. In these work we present how we deploy the IEEE 1588 in order to synchronize the TT Ethernet controllers which require a tight synchronization among them. Additionally the IEEE 1588 clock synchronization based protocol will be implemented at standard Ethernet controllers such that they can be establish and maintain a global time base.
Keywords :
clocks; field programmable gate arrays; local area networks; protocols; synchronisation; telecommunication traffic; FPGA TT Ethernet communication controller; FPGA TT-Ethernet switch; IEEE 1588 clock synchronization; cut-through paradigm; global time base; message classes; network bandwidth; nonreal-time traffic; single communication architecture; standard event-triggered Ethernet messages; temporal properties; time-triggered Ethernet; time-triggered Ethernet messages; Bandwidth; Clocks; Communication switching; Communication system control; Communication system traffic control; Ethernet networks; Field programmable gate arrays; Prototypes; Switches; Synchronization; Ethernet; clock synchronization; global time; real-time communication;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Precision Clock Synchronization for Measurement, Control and Communication, 2007. ISPCS 2007. IEEE International Symposium on
Conference_Location :
Vienna
Print_ISBN :
978-1-4244-1064-4
Electronic_ISBN :
978-1-4244-1064-4
Type :
conf
DOI :
10.1109/ISPCS.2007.4383771
Filename :
4383771
Link To Document :
بازگشت