DocumentCode :
2120098
Title :
New Tool and New Process for Ultra High Performance for Metal/High-K Gate Dielectric Stack for Sub-45 nm CMOS Manufacturing
Author :
Venkateshan, A. ; Singh, R. ; Poole, K.F.
Author_Institution :
Clemson Univ., Clemson
fYear :
2007
fDate :
2-5 Oct. 2007
Firstpage :
65
Lastpage :
69
Abstract :
Off stage power dissipation and profitability are posing fundamental and practical challenges to the scaling of Si CMOS to its limit. With escalating developmental cost, off state leakage current related power dominates the CMOS heat dissipation problem making the necessity of reducing the gate leakage current density to zero, so that the designer will get relief to focus on other imposing challenges. To continue to make big gains, as we scale down from 45 nm it is important to reduce the tool cost and turn to high-k materials. In this paper we report the results of a new process and tool to deposit metal/high-k gate dielectric stack. Hafnium oxide dielectric of 0.39 nm EOT is deposited using monolayer photoassisted deposition process on a home-built system. Our process has also reliably demonstrated the success achieved with low process induced variation of the system and this is the driving factor to convincingly make this an attractive alternate choice to existing tools. The leakage current density value reported in this paper represents the lowest value reported by anyone in the open literature. This is a major breakthrough and will have major impact on the silicon IC manufacturing.
Keywords :
CMOS integrated circuits; current density; elemental semiconductors; leakage currents; nanotechnology; silicon; Si; Si - Interface; gate leakage current density; metal/high-k gate dielectric stack; off state leakage current; sub-45 for nm cmos manufacturing; CMOS process; Costs; Hafnium oxide; High K dielectric materials; High-K gate dielectrics; Leakage current; Manufacturing processes; Power dissipation; Profitability; Silicon;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Advanced Thermal Processing of Semiconductors, 2007. RTP 2007. 15th International Conference on
Conference_Location :
Catania, Sicily
Print_ISBN :
978-1-4244-1228-0
Electronic_ISBN :
978-1-4244-1228-0
Type :
conf
DOI :
10.1109/RTP.2007.4383820
Filename :
4383820
Link To Document :
بازگشت