Title :
A Fault Tolerant Method for Residue Arithmetic Circuits
Author :
Forsati, Rana ; Faez, Karim ; Moradi, Farnaz ; Rahbar, Afsaneh
Author_Institution :
Dept. of Comput. Eng., Islamic Azad Univ., Karaj
Abstract :
As a result of shrinking device dimensions, the occurrence of transient errors is increasing. This causes system reliability to be reduced. Thus, fault-tolerant methods are becoming increasingly important, particularly in safety-critical applications. In this paper a novel fault-tolerant method is proposed through combining time redundancy with information redundancy to reduce hardware complexity. Residue codes are selected as the source of information redundancy and the proposed technique is compared with some well-known fault tolerant schemes considering required hardware and delay. This method can be applied to various types of arithmetic circuits. Simulations results of a multiplier circuit shows that by using quadruple residue redundancy in comparison with a simple Residue Redundancy when multiplying two 64-bit numbers, number of gates can be reduced to 90% by exposing only 9% extra delay. Therefore,this technique can effectively reduce hardware complexity and consequently leads to large savings on the ALU as a whole,while introducing only a reasonable delay.
Keywords :
computational complexity; digital arithmetic; fault tolerant computing; fault tolerant method; hardware complexity; information redundancy; quadruple residue redundancy; residue arithmetic circuits; transient errors; Adders; Application software; Arithmetic; Circuit faults; Costs; Delay; Fault tolerance; Hardware; Redundancy; Reliability engineering; fault tolerance; hardware complexity; residue code; time redundancy;
Conference_Titel :
Information Management and Engineering, 2009. ICIME '09. International Conference on
Conference_Location :
Kuala Lumpur
Print_ISBN :
978-0-7695-3595-1
DOI :
10.1109/ICIME.2009.111