DocumentCode :
2121947
Title :
Dispatching heuristic for wafer fabrication
Author :
Lee, Loo Hay ; Tang, Loon Ching ; Chan, Soon Chee
Author_Institution :
Dept. of Ind. & Syst. Eng., Nat. Univ. of Singapore, Singapore
Volume :
2
fYear :
2001
fDate :
2001
Firstpage :
1215
Abstract :
As the semiconductor industry moves into the next millennium, companies increasingly will be faced with production obstacles that impede their ability to remain competitive. Effective equipment and line management planning will increasingly be required to maximize profitability while maintaining the flexibility to keep pace with rapidly changing manufacturing environment. In this paper, the authors present a two-bottleneck machines center model for wafer operations analysis. A new dispatching rule Balance Work Content, BWC, is introduced. This is a selective dispatching rule whereby it attempts to maximize the utilization of bottleneck machine. A systematic approach to assessing the impact of BWC is presented. Extensive simulation runs on both deterministic and stochastic models developed show the supremacy over conventional approaches of FIFO and SPT
Keywords :
dispatching; integrated circuit manufacture; production control; balance work content; deterministic models; dispatching rule; line management planning; selective dispatching rule; semiconductor industry; simulation; stochastic models; two-bottleneck machines center model; wafer fabrication; wafer operations analysis; Dispatching; Electronics industry; Environmental management; Fabrication; Impedance; Production; Profitability; Semiconductor device manufacture; Semiconductor device modeling; Stochastic processes;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Simulation Conference, 2001. Proceedings of the Winter
Conference_Location :
Arlington, VA
Print_ISBN :
0-7803-7307-3
Type :
conf
DOI :
10.1109/WSC.2001.977436
Filename :
977436
Link To Document :
بازگشت