DocumentCode :
2123625
Title :
A case against event-driven simulation for digital system design
Author :
Jennings, Glenn
Author_Institution :
Dept. of Comput. Eng., Lund Univ., Sweden
fYear :
1991
fDate :
1-5 Apr 1991
Firstpage :
170
Lastpage :
176
Abstract :
The author argues that the electronic design community too often tries to apply discrete event simulation technology, such as VHDL, to applications for which it is ill-suited. In particular he considers the simulation of synchronous digital designs, and reports two orders of magnitude speed improvement by using compiled simulation instead. The basic design of a simple compiled simulator is outlined
Keywords :
digital simulation; electronic engineering computing; VHDL; compiled simulation; compiled simulator; digital system design; event-driven simulation; synchronous digital designs; Circuit simulation; Clocks; Computational modeling; Computer aided software engineering; Computer simulation; Digital systems; Discrete event simulation; Dynamic scheduling; Processor scheduling; Vector processors;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Simulation Symposium, 1991., Proceedings of the 24th Annual
Conference_Location :
New Orleans, LA
Print_ISBN :
0-8186-2169-9
Type :
conf
DOI :
10.1109/SIMSYM.1991.151502
Filename :
151502
Link To Document :
بازگشت