DocumentCode :
2123811
Title :
FlexiWay: A cache energy saving technique using fine-grained cache reconfiguration
Author :
Mittal, Sparsh ; Zhao Zhang ; Vetter, Jeffrey S.
Author_Institution :
Electr. & Comput. Eng. Dept., Iowa State Univ., Ames, IA, USA
fYear :
2013
fDate :
6-9 Oct. 2013
Firstpage :
100
Lastpage :
107
Abstract :
Recent trends of CMOS scaling and use of large last level caches (LLCs) have led to significant increase in the leakage energy consumption of LLCs and hence, managing their energy consumption has become extremely important in modern processor design. The conventional cache energy saving techniques require offline profiling or provide only coarse granularity of cache allocation. We present FlexiWay, a cache energy saving technique which uses dynamic cache reconfiguration. FlexiWay logically divides the cache sets into multiple (e.g. 16) modules and dynamically turns off suitable and possibly different number of cache ways in each module. FlexiWay has very small implementation overhead and it provides fine-grain cache allocation even with caches of typical associativity, e.g. an 8-way cache. Microarchitectural simulations have been performed using an x86-64 simulator and workloads from SPEC2006 suite. Also, FlexiWay has been compared with two conventional energy saving techniques. The results show that FlexiWay provides largest energy saving and incurs only small loss in performance. For single, dual and quad core systems, the average energy saving using FlexiWay are 26.2%, 25.7% and 22.4%, respectively.
Keywords :
cache storage; multiprocessing systems; power aware computing; reconfigurable architectures; storage allocation; CMOS scaling; FlexiWay; LLC; SPEC2006 suite; cache energy saving technique; dual core system; dynamic cache reconfiguration; energy consumption management; fine-grain cache allocation; fine-grained cache reconfiguration; last level cache; leakage energy consumption; logical cache set division; microarchitectural simulation; modern processor design; offline profiling; quad core system; x86-64 simulator; Benchmark testing; Energy consumption; Logic gates; Multicore processing; Power demand; Radiation detectors; Random access memory; Cache leakage energy saving; energy efficiency; green computing; low-power; way-based cache reconfiguration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design (ICCD), 2013 IEEE 31st International Conference on
Conference_Location :
Asheville, NC
Type :
conf
DOI :
10.1109/ICCD.2013.6657031
Filename :
6657031
Link To Document :
بازگشت