DocumentCode :
2123854
Title :
A layout-aware test methodology for silicon interposer in 3D System-in-a-Package
Author :
Ruei-Ting Gu ; Cheng-You Ho ; Li, Katherine Shi-Min ; Yingchieh Ho ; Liang-Bi Chen ; Kai-Yang Hsieh ; Jiun-Jie Huang ; Bo-Chuan Cheng ; Sying-Jyan Wang ; Zih-Huan Gao
Author_Institution :
Dept. of Comput. Sci. & Eng., Nat. Sun Yat-Sen Univ., Kaohsiung, Taiwan
fYear :
2013
fDate :
25-26 Feb. 2013
Firstpage :
41
Lastpage :
44
Abstract :
In this paper, we propose an efficient silicon interposer pre-test methodology, which is based on the layout-aware ripple baseline algorithm for System-in-a-Package (SiP). The proposed methodology uses FPGA as our test vehicle that can test all interconnects at once without any test probes. The test interposer is synthesized according to the given layout of the target interposers, which provide micro-bumps and solder balls with pitches, and the test interposers are connected to the upper test side of the target interposers. Thus the test loops, which cover all interconnections of the target interposers, are built by connecting the test interposers and the target interposers. The bottom side of the target interposer is connected to an FPGA as the tester that provides test patterns to the target interposer and compares the result to identify the faulty interconnections of the target interposer. Experimental results show our method is both effective and efficient with achieving 100% fault coverage for all interposers. With scaling to more than hundreds of hundreds interposers, our method is still effective within two to three hours.
Keywords :
field programmable gate arrays; integrated circuit interconnections; integrated circuit layout; solders; system-in-package; three-dimensional integrated circuits; 3D system-in-a-package; FPGA; SiP; faulty interconnection identification; layout-aware ripple baseline algorithm; layout-aware test methodology; microbump; silicon interposer pretest methodology; solder ball; test interposer; Field programmable gate arrays; Integrated circuit interconnections; Next generation networking; Packaging; Probes; Silicon; Three-dimensional displays;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Next-Generation Electronics (ISNE), 2013 IEEE International Symposium on
Conference_Location :
Kaohsiung
Print_ISBN :
978-1-4673-3036-7
Type :
conf
DOI :
10.1109/ISNE.2013.6512281
Filename :
6512281
Link To Document :
بازگشت