DocumentCode :
2124482
Title :
A new model to uniformly represent the function and timing of MOS circuits and its application to VHDL simulation
Author :
Frosssl, J. ; Kropf, Thomas
Author_Institution :
Inst. of Comput. Design & Fault Tolerance, Karlsruhe Univ., Germany
fYear :
1994
fDate :
28 Feb-3 Mar 1994
Firstpage :
343
Lastpage :
348
Abstract :
In this paper a new formal model is presented which allows the uniform representation of the discrete functional and timing behavior of arbitrary MOS transistor circuits. Algorithms are presented to automatically extract the model from transistor netlists and to transform it into VHDL simulation descriptions. The accuracy of the VHDL simulation is sufficient for a detailed functional and timing analysis of digital circuits, although the runtime is considerably reduced. The model is well suited for formal verification approaches since it is based on formalized timed transition systems
Keywords :
MOS integrated circuits; SPICE; VLSI; circuit CAD; digital integrated circuits; digital simulation; specification languages; MOS circuits; SPICE; VHDL simulation; VLSI; digital circuit; discrete functional behavior; formal model; formal verification; formalized timed transition systems; timing behavior; transistor netlists; Application software; Circuit faults; Circuit simulation; Computational modeling; Data mining; Delay; MOSFETs; Runtime; SPICE; Timing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
European Design and Test Conference, 1994. EDAC, The European Conference on Design Automation. ETC European Test Conference. EUROASIC, The European Event in ASIC Design, Proceedings.
Conference_Location :
Paris
Print_ISBN :
0-8186-5410-4
Type :
conf
DOI :
10.1109/EDTC.1994.326854
Filename :
326854
Link To Document :
بازگشت