DocumentCode :
2125608
Title :
Performance-controllable shared cache architecture for multi-core soft real-time systems
Author :
Myoungjun Lee ; Soontae Kim
Author_Institution :
Dept. of Comput. Sci., Korea Adv. Inst. of Sci. & Technol., Daejeon, South Korea
fYear :
2013
fDate :
6-9 Oct. 2013
Firstpage :
519
Lastpage :
522
Abstract :
Multi-core processors with shared L2 caches can improve performance and integrate several functions of real-time systems on a single chip. However, tasks running on different cores increase interferences in the shared L2 cache, resulting in more deadline misses and, consequently, worse quality of real-time tasks. This is mainly because of the blind sharing of the L2 cache by multiple tasks running on different cores.We propose a novel performance-controllable shared L2 cache architecture that can alleviate these problems. First, our proposed L2 cache architecture is made to be aware of instructions/data belonging to real-time tasks by adding a real-time indication bit to each L2 cache block. Second, it can control the performance of real-time tasks and non-real-time tasks. Our experimental results show that our proposed L2 cache architecture reduces more deadline misses of real-time tasks than the conventional L2 cache architecture and partitioning schemes.
Keywords :
cache storage; multiprocessing systems; parallel architectures; performance evaluation; real-time systems; blind sharing; deadline misses; interferences; multicore processors; multicore soft real-time systems; nonreal-time tasks; performance improvement; performance-controllable shared L2 cache architecture; real-time indication bit; real-time tasks; Benchmark testing; Cache memory; Interference; Multicore processing; Program processors; Real-time systems; multi-core; shared cache; soft real-time;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Computer Design (ICCD), 2013 IEEE 31st International Conference on
Conference_Location :
Asheville, NC
Type :
conf
DOI :
10.1109/ICCD.2013.6657097
Filename :
6657097
Link To Document :
بازگشت