DocumentCode :
2125913
Title :
Design and representation of parameterized layouts for octagonal spiral inductors
Author :
Zhi-Wen Wang ; I-Lun Tseng ; Postula, Adam
Author_Institution :
Dept. of Comput. Sci. & Eng., Yuan Ze Univ., Chungli, Taiwan
fYear :
2013
fDate :
25-26 Feb. 2013
Firstpage :
333
Lastpage :
336
Abstract :
In order to reduce redesign iterations occurring in the design of analog integrated circuits, it is desirable to estimate layout-induced parasitics during the circuit synthesis phase. Since parameterized layouts allow us to build models of parasitics automatically and systematically, researchers have proposed to use them in an analog design flow so as to estimate parasitics during the circuit synthesis phase. In this paper, we propose methods for designing and representing the parameterized layout of a two-turn octagonal spiral inductor. The parameterized layout contains a parameterized 45-degree polygon. Also, the parameterized layout is process-independent and can be used to generate design-rule-correct physical layouts for given inductance values. The proposed methods are general and can be applied to the design and representation of parameterized layouts for other basic building blocks in analog integrated circuits.
Keywords :
analogue integrated circuits; capacitors; integrated circuit design; analog integrated circuit design; circuit synthesis phase; design-rule-correct physical layouts; layout-induced parasitic estimation; parameterized layout design; two-turn octagonal spiral inductor; Analog circuits; Circuit synthesis; Inductors; Integrated circuit modeling; Layout; Next generation networking; Spirals;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Next-Generation Electronics (ISNE), 2013 IEEE International Symposium on
Conference_Location :
Kaohsiung
Print_ISBN :
978-1-4673-3036-7
Type :
conf
DOI :
10.1109/ISNE.2013.6512359
Filename :
6512359
Link To Document :
بازگشت