DocumentCode :
2126515
Title :
Design of a DVB-S receiver in FPGA
Author :
Cardells-Tormo, F. ; Perez-Pascual, A. ; Valls-Coquillat, J.
Author_Institution :
R&D Lab., Hewlett-Packard, Barcelona, Spain
fYear :
2003
fDate :
27-29 Aug. 2003
Firstpage :
6
Lastpage :
11
Abstract :
The paper deals with the design of an all-digital receiver for the DVB-S standard in FPGA. We describe the implementation issues of the next stages: digital acquisition at intermediate frequency, downconversion to baseband, synchronization in time, and synchronization in frequency and phase. The high data rates needed by this all-digital architecture can only be achieved by a latest generation FPGA and with a careful design of each subsystem. So, for each stage we propose the most efficient design for Xilinx FPGAs in terms of area and throughput. Finally, we present the implementation results of a complete DVB-S digital receiver on a Virtex-II Pro FPGA.
Keywords :
digital signal processing chips; digital video broadcasting; direct broadcasting by satellite; field programmable gate arrays; integrated circuit design; logic design; synchronisation; television receivers; DVB-S receiver; Virtex-II Pro FPGA; Xilinx FPGA; all-digital receiver; baseband; digital acquisition; intermediate frequency; synchronization; Bandwidth; Clocks; Data acquisition; Digital video broadcasting; Field programmable gate arrays; Frequency synchronization; Sampling methods; Satellite broadcasting; Throughput; Transponders;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing Systems, 2003. SIPS 2003. IEEE Workshop on
ISSN :
1520-6130
Print_ISBN :
0-7803-7795-8
Type :
conf
DOI :
10.1109/SIPS.2003.1235635
Filename :
1235635
Link To Document :
بازگشت