Title :
Implementation of a wireless multimedia DSP chip for mobile applications
Author :
Heo, Kyung L. ; Sunwoo, Myung H. ; Oh, Seong K.
Author_Institution :
Sch. of Electr. & Comput. Eng., Ajou Univ., Suwon, South Korea
Abstract :
The paper presents the implementation of a wireless multimedia DSP chip for mobile applications. The implemented DSP chip supports communication instructions for Viterbi, timing synchronization, etc. as well as multimedia instructions. The DSP can handle variable length data and perform four MACs in a cycle. The proposed DSP employs parallel processing techniques, such as SIMD, vector processing, DSP schemes and adopts low power features for wireless applications. The implemented DSP chip includes test circuits and various peripherals, such as DMA, bus arbitration, timer, etc. This chip has been modeled by Verilog HDL and implemented using the 0.35 μm HCB60 library. The total gate count excluding memory is about 170,000 gates and the clock frequency is 100 MHz.
Keywords :
4G mobile communication; digital signal processing chips; hardware description languages; integrated circuit design; mobile radio; multimedia communication; parallel processing; 0.35 micron; 100 MHz; 4G wireless communication; DMA; HCB60 library; SIMD; Verilog HDL; Viterbi algorithm; bus arbitration; fourth generation wireless communication; mobile applications; parallel processing; timing synchronization; vector processing; wireless multimedia DSP chip; Circuit testing; Clocks; Digital signal processing chips; Frequency synchronization; Hardware design languages; Libraries; Mobile communication; Parallel processing; Timing; Viterbi algorithm;
Conference_Titel :
Signal Processing Systems, 2003. SIPS 2003. IEEE Workshop on
Print_ISBN :
0-7803-7795-8
DOI :
10.1109/SIPS.2003.1235643