DocumentCode :
2126840
Title :
Fully self-aligned 6F/sup 2/ cell technology for low cost 1Gb DRAM
Author :
Aoki, Masaki ; Ozaki, T. ; Yamada, Tomoaki ; Kawaguchiya, H. ; Ishibashi, Yutaka ; Hamamoto, T.
Author_Institution :
ULSI Res. Labs., Toshiba Corp., Kawasaki, Japan
fYear :
1996
fDate :
11-13 June 1996
Firstpage :
22
Lastpage :
23
Abstract :
A fully self-aligned BOC (Bit-line Over Capacitor) cell for 1 Gb DRAM is proposed. By a 6F/sup 2/ open bit-line cell layout and a dual isolation structure, active region was designed with a simple line-and-space configuration offering a large lithography process margin. A self-aligned cylindrical stacked capacitor and a bit line plug fabrication process were developed in order to obtain sufficient storage capacity and a large alignment tolerance. A test structure was made using the 0.4-/spl mu/m design rule and cell characteristics were investigated.
Keywords :
CMOS memory circuits; DRAM chips; integrated circuit technology; isolation technology; 0.4 micron; 1 Gbit; 6F/sup 2/ open bit-line cell layout; CMOS chip; DRAM; alignment tolerance; cylindrical stacked capacitor; dual isolation structure; line-and-space configuration; lithography process margin; plug fabrication; self-aligned BOC cell technology; storage capacity; Capacitors; Fabrication; Lithography; Plugs; Random access memory; Testing;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
VLSI Technology, 1996. Digest of Technical Papers. 1996 Symposium on
Conference_Location :
Honolulu, HI, USA
Print_ISBN :
0-7803-3342-X
Type :
conf
DOI :
10.1109/VLSIT.1996.507778
Filename :
507778
Link To Document :
بازگشت