DocumentCode :
2127824
Title :
A mixed QoS SDRAM controller for FPGA-based high-end image processing
Author :
Heithecker, Sven ; Lucas, Amilcar Do Carmo ; Ernst, Rolf
Author_Institution :
Inst. for Comput. & Commun. Network Eng., Technische Univ. Braunschweig, Germany
fYear :
2003
fDate :
27-29 Aug. 2003
Firstpage :
322
Lastpage :
327
Abstract :
High-end video and multimedia processing applications today require huge amounts of memory. For cost reasons, the usage of conventional dynamic RAM (SDRAM) is preferred. However, accessing SDRAM is a complex task, especially if multi-stream access, different stream types and realtime capability are an issue. The paper describes a multi-stream SDRAM controller IP (intellectual property) that covers different stream types and applies memory scheduling to achieve high bandwidth utilization. Two different architectures are presented and discussed; simulation results with a realistic application configuration demonstrate up to 90% of maximum memory bandwidth utilization. The scheduler IP is suitable for FPGA implementation and is flexible enough to be used in other applications.
Keywords :
field programmable gate arrays; image processing; memory architecture; quality of service; random-access storage; scheduling; storage management; DRAM; FPGA; SRAM; dynamic RAM; image processing; intellectual property; memory architectures; memory scheduling; mixed QoS; multi-stream SDRAM controller; multimedia processing; video processing; Bandwidth; Communication system control; Delay; Digital signal processing; Field programmable gate arrays; HDTV; Image processing; Job shop scheduling; Random access memory; SDRAM;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Signal Processing Systems, 2003. SIPS 2003. IEEE Workshop on
ISSN :
1520-6130
Print_ISBN :
0-7803-7795-8
Type :
conf
DOI :
10.1109/SIPS.2003.1235690
Filename :
1235690
Link To Document :
بازگشت