Title :
Quality-aware memory controller for multimedia platform SoC
Author :
Lin, Tzu-Chieh ; Lee, Kun-Bin ; Jen, Chein-Wei
Author_Institution :
Dept. of Electron. Eng., Nat. Chiao Tung Univ., Hsinchu, Taiwan
Abstract :
The ongoing advancements in VLSI technology allow SoC design to integrate heterogeneous control and computing functions into a single chip. On the other hand, the pressures of area and cost lead to the requirement for a single, shared off-chip DRAM memory subsystem. To satisfy different memory access requirements (for latency and bandwidth) of these heterogeneous functions to this kind of DRAM memory subsystem, a quality-aware memory controller is important. The paper presents an efficient memory controller that contains a quality-aware scheduler and a configurable DRAM memory interface socket to achieve high DRAM utilization while still meeting different requirements for bandwidth and latency. Simulation results show that the latency of the latency-sensitive data flow can be reduced to 50%, and the memory bandwidths can be precisely allocated to bandwidth-sensitive data flows with a high degree of control.
Keywords :
bandwidth allocation; random-access storage; scheduling; storage management; system-on-chip; VLSI technology; bandwidth-sensitive data flows; interface socket; latency-sensitive data flow; memory access; memory bandwidth allocation; multimedia platform SoC; off-chip DRAM memory subsystem; quality-aware memory controller; quality-aware scheduler; Bandwidth; Communication system control; Control systems; Costs; Delay; Design engineering; Processor scheduling; Quality of service; Random access memory; System-on-a-chip;
Conference_Titel :
Signal Processing Systems, 2003. SIPS 2003. IEEE Workshop on
Print_ISBN :
0-7803-7795-8
DOI :
10.1109/SIPS.2003.1235691