DocumentCode :
2128220
Title :
Design of a library for DRAM power reduction in an embedded multi-task kernel
Author :
Kobayashi, Satomi ; Fukuda, Akira
Author_Institution :
Inst. for Res. in Humanities, Kyoto Univ., Japan
Volume :
1
fYear :
2003
fDate :
28-30 Aug. 2003
Firstpage :
5
Abstract :
This paper proposes a memory management library for DRAM power reduction cooperated with the scheduler in an embedded operating system. The main memory DRAMs have multi power mode status and consist of banks, which are smaller in size than their total capacity. Their electrical power can be controlled with the unit of banks to perform read and write transactions. We study a method of dynamic power reduction in DRAMs without having to depend on any dedicated hardware. Simulation results explain good performance of our method with the algorithm of a minimum cost flow problem.
Keywords :
DRAM chips; energy conservation; operating system kernels; storage management; DRAM; embedded multitask kernel; memory management library; multipower mode status; power reduction; Circuits; Embedded system; Energy consumption; Hardware; Kernel; Libraries; Memory management; Power system management; Processor scheduling; Random access memory;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Communications, Computers and signal Processing, 2003. PACRIM. 2003 IEEE Pacific Rim Conference on
Print_ISBN :
0-7803-7978-0
Type :
conf
DOI :
10.1109/PACRIM.2003.1235705
Filename :
1235705
Link To Document :
بازگشت