DocumentCode :
2130413
Title :
Parallel-serial concatenated coding: Design and bit error probability performance
Author :
Asghari, Vahid ; Aissa, Sonia
Author_Institution :
INRS-EMT, Univ. of Quebec, Montreal, QC
fYear :
2008
fDate :
4-7 May 2008
Abstract :
We present a parallel-serial concatenated coding scheme with three interleavers. The scheme consists of two blocks, each composed of the cascade of an outer encoder and an inner encoder. In each part, the input words of the inner encoder are an interleaved version of the outer codewords. These two serially-concatenated codes are further concatenated in parallel, and linked by an interleaver which is inserted to shuffle the information at the input of the second block of the coding scheme. Performance of the parallel-serial concatenated block coding scheme is assessed by deriving an upper bound for the average maximum likelihood bit error probability, and illustrated through sample numerical results and comparisons.
Keywords :
concatenated codes; error statistics; code design; maximum likelihood bit error probability; parallel-serial concatenated coding; uniform interleaving; Block codes; Carbon capture and storage; Concatenated codes; Convolutional codes; Error probability; Interleaved codes; Performance analysis; Product codes; Turbo codes; Upper bound; Bit error probability; Code design; Concatenated codes; Uniform interleaving;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Electrical and Computer Engineering, 2008. CCECE 2008. Canadian Conference on
Conference_Location :
Niagara Falls, ON
ISSN :
0840-7789
Print_ISBN :
978-1-4244-1642-4
Electronic_ISBN :
0840-7789
Type :
conf
DOI :
10.1109/CCECE.2008.4564582
Filename :
4564582
Link To Document :
بازگشت