DocumentCode :
2130817
Title :
A 35-to-46-Gb/s Ultra-Low Jitter Clock and Data Recovery Circuit for Optical Fiber Transmission Systems
Author :
Noguchi, Hidemi ; Hosoya, Kenichi ; Ohhira, Risato ; Uchida, Hiroaki ; Noda, Arihide ; Yoshida, Nobuhide ; Wada, Shigeki
Author_Institution :
NEC Eng., Ltd., Kanagawa
fYear :
2007
fDate :
14-17 Oct. 2007
Firstpage :
1
Lastpage :
4
Abstract :
We demonstrated an ultra-low jitter clock and data recovery (CDR) circuit that covers an ultra wide frequency range from 35 Gb/s to 46 Gb/s. Our CDR has a newly developed dual input LC-VCO with a fine/coarse tuning scheme and a dual-loop architecture, which consists of a phase tracking loop and a frequency tracking loop. The CDR chip, which was made using an InP-HBT process, shows an extremely clear eye opening with an ultra-low jitter (< 9 mUI-rms) and an error-free operation (<1times10-12) throughout a wide range of 35 to 46 Gb/s at a 231-1 PRBS signal. The RMS and peak-to-peak jitter of the recovered clock were 226 fs and 1.56 ps, respectively. We suppressed output jitter to half of that found in previous work. In addition, a stable bit error rate (BER) that is insensitive to PRBS word length was demonstrated during an optical transmission test. These results show that our full-rate CDR is a very promising chip for 40-Gb/s-class optical transmission systems with the multi data rates.
Keywords :
error statistics; heterojunction bipolar transistors; jitter; optical fibre communication; synchronisation; voltage-controlled oscillators; InP-HBT process; bit error rate; bit rate 35 Gbit/s to 46 Gbit/s; data recovery circuit; dual input LC-VCO; dual-loop architecture; frequency tracking loop; optical fiber transmission system; phase tracking loop; tuning scheme; ultra-low jitter clock; voltage controlled oscillator; Bit error rate; Circuit optimization; Clocks; Error-free operation; Frequency locked loops; Jitter; Optical fibers; Optical tuning; Signal processing; Tracking loops;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Compound Semiconductor Integrated Circuit Symposium, 2007. CSIC 2007. IEEE
Conference_Location :
Portland, OR
Print_ISBN :
978-1-4244-1022-4
Type :
conf
DOI :
10.1109/CSICS07.2007.40
Filename :
4384420
Link To Document :
بازگشت