DocumentCode :
2131726
Title :
Circuit Noise Effect on Sampling Clock in Frequency-Domain Radio Receiver IF Digitization
Author :
Sun Lei ; Yang Miao ; Zhou Ronghua ; An Jianping ; Li Zhijun
Author_Institution :
Dept of Electron. Eng., Beijing Inst. of Technol., Beijing, China
fYear :
2009
fDate :
24-26 Sept. 2009
Firstpage :
1
Lastpage :
5
Abstract :
Quantization of the coefficients obtained by the projection of a continuous time signal over an orthogonal space is proposed recently as a new analog to digital (A/D) converting solution. The new A/D technique is to sample the input signal in orthogonal domains which may lead to reduce the degree of signal distortion and significantly less demanding A/D conversion characteristics. As a particular case, the frequency domain analog to digital converter (ADC) overcomes some of the difficulties encountered in conventional time-domain methods for A/D conversion of signals with very large bandwidths, such as ultra-wideband (UWB) signals. Analytical expressions for the A/D conversion with clock jitter error are developed. The computer simulations are presented to show the relationship between sampling clock jitter and A/D conversion performance.
Keywords :
analogue-digital conversion; clocks; frequency-domain analysis; timing jitter; A/D technique; analog to digital conversion; circuit noise effect; clock jitter error; frequency domain analog to digital converter; frequency-domain radio receiver IF digitization; sampling clock; ultra-wideband signals; Analog-digital conversion; Circuit noise; Clocks; Distortion; Frequency domain analysis; Jitter; Quantization; Receivers; Sampling methods; Time domain analysis;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Wireless Communications, Networking and Mobile Computing, 2009. WiCom '09. 5th International Conference on
Conference_Location :
Beijing
Print_ISBN :
978-1-4244-3692-7
Electronic_ISBN :
978-1-4244-3693-4
Type :
conf
DOI :
10.1109/WICOM.2009.5303216
Filename :
5303216
Link To Document :
بازگشت