Title : 
Energy optimization of LDPC decoder circuits with timing violations
         
        
            Author : 
Leduc-Primeau, Francois ; Kschischang, Frank R. ; Gross, Warren J.
         
        
            Author_Institution : 
Dept. of Electrical & Computer Engineering, McGill University, Montréal, Canada
         
        
        
        
        
        
            Abstract : 
This paper presents a quasi-synchronous design approach for signal processing circuits, in which timing violations are permitted, but without the need for a hardware compensation mechanism. A quasi-synchronous low-density parity-check decoder processing circuit based on the offset min-sum algorithm is designed, achieving the same performance and occupying the same area as a conventional synchronous circuit, but using up to 28% less energy.
         
        
            Keywords : 
Computational modeling; Decoding; Energy consumption; Integrated circuit modeling; Iterative decoding; Timing;
         
        
        
        
            Conference_Titel : 
Communications (ICC), 2015 IEEE International Conference on
         
        
            Conference_Location : 
London, United Kingdom
         
        
        
            DOI : 
10.1109/ICC.2015.7248356