Title :
Modeling and simulation of multicore multithreaded processor architectures in SystemC
Author :
Ma, Nicholas ; Manjikian, Naraig ; Sudharsanan, Subramania
Author_Institution :
Dept. of Electr. & Comput. Eng., Queen´´s Univ., Kingston, ON
Abstract :
This paper describes a transaction-level simulation model of a multicore, multithreaded architecture and the usage of an application model that generates synthetic single-or multi-threaded execution traces to drive the simulation. The transaction-level model is implemented in SystemC. The parameters for the application model are determined from an analysis of an actual application trace so that the synthetic trace has representative behavior. Results are presented from simulations that use the application model for three different multithreaded workload scenarios with varying degrees of data sharing among the threads within each processor core and across all processor cores. The results demonstrate the impact on performance for the different workloads as the number of cores and the number of threads per core are varied.
Keywords :
microprocessor chips; multi-threading; SystemC; multicore multithreaded processor architectures; transaction-level simulation model; Application software; Computational modeling; Computer architecture; Computer simulation; Delay; Drives; Multicore processing; Multithreading; Pipelines; Yarn;
Conference_Titel :
Electrical and Computer Engineering, 2008. CCECE 2008. Canadian Conference on
Conference_Location :
Niagara Falls, ON
Print_ISBN :
978-1-4244-1642-4
Electronic_ISBN :
0840-7789
DOI :
10.1109/CCECE.2008.4564719