DocumentCode :
2134432
Title :
Semi-recursive VLSI architecture for two dimensional discrete wavelet transform
Author :
Paek, Seung-Kwon ; Jeon, Hyun-Kyu ; Kim, Lee-Sup
Author_Institution :
Dept. of Electr. Eng., Korea Adv. Inst. of Sci. & Technol., Seoul, South Korea
Volume :
5
fYear :
1998
fDate :
31 May-3 Jun 1998
Firstpage :
469
Abstract :
This paper presents an efficient two-dimensional discrete wavelet transform (2-D DWT) VLSI architecture which calculates the 2-D DWT for image processing in real-time. The proposed architecture, semi-recursive 2-D DWT VLSI architecture, has the minimum H/W cost of internal word length, data-bus utilization, scheduling control overhead and storage size. Compared with the conventional recursive 2-D DWT VLSI architecture, the size of multipliers and registers are reduced by 13% and 34% respectively. Furthermore, the semi-recursive 2-D DWT VLSI architecture exploits the lapped block processing and hence has the minimum transposition storage size and short latency
Keywords :
VLSI; image reconstruction; image representation; real-time systems; wavelet transforms; data-bus utilization; internal word length; lapped block processing; latency; minimum transposition storage size; multipliers; real-time image processing; scheduling control overhead; semi-recursive VLSI architecture; storage size; two dimensional discrete wavelet transform; Buffer storage; Computer architecture; Costs; Delay; Discrete wavelet transforms; Filters; Hardware; Image storage; Routing; Very large scale integration;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Circuits and Systems, 1998. ISCAS '98. Proceedings of the 1998 IEEE International Symposium on
Conference_Location :
Monterey, CA
Print_ISBN :
0-7803-4455-3
Type :
conf
DOI :
10.1109/ISCAS.1998.694535
Filename :
694535
Link To Document :
بازگشت