DocumentCode :
2136636
Title :
A ternary systolic product-sum circuit for GF(3m) using neuron MOSFETs
Author :
Muranaka, Noriaki ; Arai, Shigehisa ; Imanishi, Shigeru ; Miller, D. Michael
Author_Institution :
Fac. of Eng., Kansai Univ., Osaka, Japan
fYear :
1996
fDate :
29-31 May 1996
Firstpage :
92
Lastpage :
97
Abstract :
In this paper, we present a ternary systolic product-sum computation circuit for GF(3m) using voltage-mode neuron MOSFETs. The required subcircuits are discussed which together form a basic cell. The overall design which connects basic cells in a systolic manner, thereby making effective use of pipelining, is shown. SPICE simulations of the central part of the basic cell are presented which demonstrate its proper behaviour. The ternary circuit for GF(32 ) is compared to the binary circuit for GF(23) and is shown to be superior both in terms of the number of transistors and the number of connections
Keywords :
MOSFET; SPICE; systolic arrays; ternary logic; GF(3m); SPICE simulations; neuron MOSFETs; pipelining; ternary circuit; ternary systolic product-sum circuit; voltage-mode neuron MOSFETs; Capacitance-voltage characteristics; Circuit simulation; Circuit testing; Computational modeling; Electronic equipment testing; MOSFETs; Neurons; Pipeline processing; SPICE; Voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Multiple-Valued Logic, 1996. Proceedings., 26th International Symposium on
Conference_Location :
Santiago de Compostela
ISSN :
0195-623X
Print_ISBN :
0-8186-7392-3
Type :
conf
DOI :
10.1109/ISMVL.1996.508342
Filename :
508342
Link To Document :
بازگشت