Title :
Mutable codesign for embedded protocol processing
Author :
Sproull, Todd ; Brebner, Gordon ; Neely, Christopher
Author_Institution :
Appl. Res. Lab., Washington Univ., St. Louis, WA, USA
Abstract :
This paper addresses exploitation of the capabilities of platform FPGAs to implement embedded networking for systems on chip. In particular, a methodology for exploring trade-offs between the placement of protocol handling functions in programmable logic and on an embedded processor is demonstrated. This is facilitated by two new design tool capabilities: first, being able to describe programmable logic based functions in a more software-like manner; and second, being able automatically to generate efficient interfaces between a programmable logic fabric and an embedded processor. The methodology is illustrated by an example of a simple web server, targeted at Xilinx Virtex-II Pro or Virtex-4 FX platform FPGAs. Trade-offs both of complete protocol placement and of within-protocol placement are systematically investigated in terms of resources used and packet handling latency. This provides an excellent range of service times, corresponding to differing logic fabric and memory resource requirements. The work points the way to highly fluid allocation of functions to implementations, beyond conventional static codesign.
Keywords :
embedded systems; field programmable gate arrays; protocols; system-on-chip; Virtex-4 FX platform FPGA; Xilinx Virtex-II Pro platform FPGA; conventional static codesign; embedded networking; embedded processor; embedded protocol processing; highly fluid allocation; memory resource requirement; mutable codesign; packet handling latency; programmable logic based function; programmable logic fabric; protocol handling function; protocol placement; systems on chip; web server; Automatic logic units; Delay; Fabrics; Field programmable gate arrays; Logic design; Programmable logic arrays; Programmable logic devices; Protocols; System-on-a-chip; Web server;
Conference_Titel :
Field Programmable Logic and Applications, 2005. International Conference on
Print_ISBN :
0-7803-9362-7
DOI :
10.1109/FPL.2005.1515698