DocumentCode :
2138313
Title :
Custom implementation of the coarse-grained reconfigurable ADRES architecture for multimedia purposes
Author :
Veredas, Francisco-Javier ; Scheppler, Michael ; Moffat, Will ; Mei, Bingfeng
Author_Institution :
Adv. Syst. & Circuits, Infineon Technol. AG, Munich, Germany
fYear :
2005
fDate :
24-26 Aug. 2005
Firstpage :
106
Lastpage :
111
Abstract :
Portable wireless multimedia approaches traditionally achieve the specified performance and power consumption with a hardwired accelerator implementation. Due to the increase of algorithm complexity (Shannon´s law), flexibility is needed to achieve shorter development cycles. A coarse-grained reconfigurable computing concept for these requirements is discussed, which supports both flexible control decisions and repetitive numerical operations. The concept includes an architecture template and a compiler and simulator environment. The architecture provides flexible time-multiplexing of code for high-performance data processing while keeping the configuration bandwidth and power requirements low. The purpose of this study is to use the coarse-grained architecture for H264/AVC in order to determine at the physical level whether reconfigurable computing, high-performance and low-power can be obtained.
Keywords :
embedded systems; multimedia systems; reconfigurable architectures; system-on-chip; Shannon law; algorithm complexity; coarse-grained reconfigurable ADRES architecture; flexible control decision; hardwired accelerator implementation; high-performance data processing; multimedia purpose; portable wireless multimedia approach; power consumption; Acceleration; Automatic voltage control; Circuits; Computer architecture; Decoding; Energy consumption; Kernel; Logic arrays; Multimedia systems; VLIW;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications, 2005. International Conference on
Print_ISBN :
0-7803-9362-7
Type :
conf
DOI :
10.1109/FPL.2005.1515707
Filename :
1515707
Link To Document :
بازگشت