Title :
Address generation for FPGA RAMS for efficient implementation of real-time video processing systems
Author :
Lawal, Najeem ; Thörnberg, Benny ; O´Nils, Mattias
Author_Institution :
Dept. of Inf. Technol. & Media, Mid Sweden Univ., Sundsvall, Sweden
Abstract :
FPGA offers the potential of being a reliable, and high-performance reconfigurable platform for the implementation of real-time video processing systems. To utilize the full processing power of FPGA for video processing applications, optimization of memory accesses and the implementation of memory architecture are important issues. This paper presents two approaches, base pointer approach and distributed pointer approach, to implement accesses to on-chip FPGA Block RAMs. A comparison of the experimental results obtained using the two approaches on realistic image processing systems design cases is presented. The results show that compared to the base pointer approach the distributed pointer approach increases the potential processing power of FPGA, as a reconfigurable platform for video processing systems.
Keywords :
field programmable gate arrays; image processing; memory architecture; random-access storage; real-time systems; reconfigurable architectures; video retrieval; base pointer approach; distributed pointer approach; full processing power of FPGA; high-performance reconfigurable platform; implementation of memory architecture; on-chip FPGA Block RAM; optimization of memory accesses; real-time video processing systems; realistic image processing system; video processing applications; Buffer storage; Digital signal processing; Energy consumption; Field programmable gate arrays; Logic; Memory architecture; Pixel; Random access memory; Read-write memory; Real time systems;
Conference_Titel :
Field Programmable Logic and Applications, 2005. International Conference on
Print_ISBN :
0-7803-9362-7
DOI :
10.1109/FPL.2005.1515712