DocumentCode :
2138560
Title :
Timing aware interconnect prediction models for FPGAS
Author :
Balachandran, Shankar ; Bhatia, Dinesh
Author_Institution :
Dept. of Electr. Eng., Texas Univ., Dallas, TX, USA
fYear :
2005
fDate :
24-26 Aug. 2005
Firstpage :
167
Lastpage :
172
Abstract :
A-priori interconnect prediction is the estimation of routing requirements of a design without even performing placement. All current a-priori models assume that the optimization objective during placement and routing is to minimize wirelength and congestion. However, design performance is a very important goal to all designers and interconnects requirements for a design that are optimized for timing have not been studied. We present an empirical methodology that takes c, a user defined input that trades off routability and timing, and estimate a-priori some important characteristics of the design. This tunable model will be very useful for design under uncertainties or preliminary feasibility study at system levels. We show how the length of source-sink pairs is important and how its distribution can be predicted. Our results show very accurate prediction for circuits that are placed and routed with VPR.
Keywords :
field programmable gate arrays; integrated circuit interconnections; network routing; VPR; current a-priori models; empirical methodology; interconnect prediction models; routing requirements estimation; source-sink pairs; trades off routability and timing; tunable model; Design optimization; Distribution functions; Field programmable gate arrays; Integrated circuit interconnections; Pins; Predictive models; Routing; Timing; Tunable circuits and devices; Wire;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications, 2005. International Conference on
Print_ISBN :
0-7803-9362-7
Type :
conf
DOI :
10.1109/FPL.2005.1515717
Filename :
1515717
Link To Document :
بازگشت