DocumentCode :
2138755
Title :
Modular partial reconfigurable in Virtex FPGAs
Author :
Sedcole, Pete ; Blodget, Brandon ; Anderson, James ; Lysaghi, P. ; Becker, Tobias
Author_Institution :
Dept. of Electr. & Electron. Eng., Imperial Coll. London, UK
fYear :
2005
fDate :
24-26 Aug. 2005
Firstpage :
211
Lastpage :
216
Abstract :
Modular systems implemented on Field-Programmable Gate Arrays can benefit from being able to load and unload modules at run-time, a concept that is of much interest in the research community. While dynamic partial reconfiguration is possible in Virtex series and Spartan series FPGAs, the configuration architecture of these devices is not amenable to modular reconfiguration, a limitation which has relegated research to theoretical or compromised resource allocation models. In this paper two methods for implementing modular dynamic reconfiguration in Virtex FPGAs are compared and contrasted. The first method offers simplicity and fast reconfiguration times, but limits the geometry and connectivity of the system. The second method, recently developed by the authors, enables modules to be allocated arbitrary areas of the FPGA, bridging the gap between theory and reality and unlocking the latent potential of partial reconfiguration. The later method has been demonstrated in three applications.
Keywords :
field programmable gate arrays; modules; reconfigurable architectures; Spartan; Virtex; configuration architecture; fast reconfiguration times; field-programmable gate arrays; modular systems; modules; partial reconfiguration; resource allocation; Electrons; Field programmable gate arrays; Geometry; Integrated circuit modeling; Runtime;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications, 2005. International Conference on
Print_ISBN :
0-7803-9362-7
Type :
conf
DOI :
10.1109/FPL.2005.1515724
Filename :
1515724
Link To Document :
بازگشت