Title :
Fabrication of compliant, copper-based chip-to-substrate connections
Author :
He, Ate ; Bakir, Muhannad S. ; Allen, Sue Ann Bidstrup ; Kohl, Paul A.
Author_Institution :
Sch. of Chem. & Biomolecular Eng., Georgia Inst. of Technol., Atlanta, GA
Abstract :
A fabrication process for compliant, copper chip-to-substrate interconnections is described in this paper. Copper interconnect structures were produced through a copper electroplating step filling cavities inside photo-patterned hollow polymer molds. These polymer structures were fabricated on both the chip and the substrate. Copper pillar interconnects are useful as chip-to-substrate power distribution I/O and have been successfully fabricated and assembled. Finite element modeling by ANSYS was used to simulate the mechanics of the copper pillars connection from chip-to-board at elevated temperature conditions. The shear stress distribution was used to analyze the weak points along the pillar. The maximum allowed shear stress was then use to determine the required pillar dimensions (e.g. height and aspect ratio)
Keywords :
assembling; copper; electroplating; finite element analysis; integrated circuit interconnections; polymer structure; Cu; chip-to-substrate interconnections; electroplating step; finite element modeling; pillar dimensions; polymer molds; shear stress distribution; Assembly; Chemical technology; Copper; Current density; Fabrication; Finite element methods; Polymers; Resists; Thermal expansion; Thermal stresses;
Conference_Titel :
Electronic Components and Technology Conference, 2006. Proceedings. 56th
Conference_Location :
San Diego, CA
Print_ISBN :
1-4244-0152-6
DOI :
10.1109/ECTC.2006.1645622