DocumentCode :
2139065
Title :
GALS systems prototyping using multiclock FPGAs and asynchronous network-on-chips
Author :
Quartana, Jérôme ; Renane, Salim ; Baixas, Arnaud ; Fesquet, Laurent ; Renaudin, Marc
Author_Institution :
TIMA Lab., Grenoble, France
fYear :
2005
fDate :
24-26 Aug. 2005
Firstpage :
299
Lastpage :
304
Abstract :
This paper presents an innovating methodology for network-centric globally-asynchronous locally-synchronous (GALS) system prototyping. High-performance multiclock FPGAs are exploited for easy and fast prototyping of GALS systems based of an asynchronous network-on-chip (ANoC) interfacing synchronous standard IP cores. Modularity property of asynchronous circuits is fully exploited to design regular distributed interconnect topologies by the means of basic topology-free building blocks, with a focus and special design effort to solve arbitration and synchronization problems. A case-study is implemented on an up-to-date FPGA which includes two independently clocked processors, memory banks, serial and parallel communication links and an asynchronous DES (data encryption standard) module connected through an asynchronous 5×5 crossbar. The clock-less modules are implemented using a quasidelay insensitive logic on the FPGA by the means of a dedicated library. Performance figures are reported on the FPGA platform, especially for communication costs, speed and latency of the ANoC.
Keywords :
asynchronous circuits; field programmable gate arrays; logic design; network-on-chip; GALS system; arbitration problem; asynchronous circuits; asynchronous data encryption standard module; asynchronous network-on-chips; globally-asynchronous locally-synchronous system; interconnect topology; memory banks; modularity property; multiclock FPGA; parallel communication links; quasidelay insensitive logic; serial communication links; synchronization problem; Asynchronous circuits; Circuit topology; Clocks; Cryptography; Field programmable gate arrays; Integrated circuit interconnections; Network topology; Network-on-a-chip; Prototypes; Synchronization;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications, 2005. International Conference on
Print_ISBN :
0-7803-9362-7
Type :
conf
DOI :
10.1109/FPL.2005.1515738
Filename :
1515738
Link To Document :
بازگشت