Title :
A new approach for partitioning VLSI circuits on transistor level
Author :
Fröhlich, Norbert ; Schlagenhaft, Rolf ; Fleischmann, Josef
Author_Institution :
Inst. of Electron. Design Autom., Tech. Univ. Munchen, Germany
Abstract :
For parallel simulation of VLSI circuits on the transistor level a sophisticated partitioning of the circuits into subcircuits is crucial. Each net connecting the subcircuits causes additional communication and computation effort. As the slave processors simulating the subcircuits advance synchronously in time, the computation effort for each subcircuit should be approximately the same. In this paper a new approach for partitioning VLSI circuits on the transistor level yielding a low number of interconnects between the subcircuits and balanced subcircuit sizes is presented. Simulation of industrial circuits using this partitioning is up to 41% faster than with other known partitioning approaches for parallel analog simulation
Keywords :
VLSI; circuit analysis computing; digital simulation; integrated circuit design; logic CAD; logic partitioning; parallel programming; transistor circuits; TITAN; VLSI circuit partitioning; VLSI circuit simulation; communication; computation; gate level; industrial circuits; parallel analog simulation; parallel simulation; slave processors; subcircuits; synchronous; transistor level; Circuit simulation; Circuit testing; Computational modeling; Electronic design automation and methodology; Hardware; Integrated circuit interconnections; Laboratories; Transistors; Very large scale integration; Workstations;
Conference_Titel :
Parallel and Distributed Simulation, 1997., Proceedings., 11th Workshop on
Conference_Location :
Lockenhaus
Print_ISBN :
0-8186-7964-6
DOI :
10.1109/PADS.1997.594588