DocumentCode :
2140746
Title :
Parameterized logic power consumption models for FPGA-based arithmetic
Author :
Clarke, Jonathan A. ; Gaffar, Altaf Abdul ; Constantinides, George A.
Author_Institution :
Dept. of Electr. & Electron. Eng., Imperial Coll. London, UK
fYear :
2005
fDate :
24-26 Aug. 2005
Firstpage :
626
Lastpage :
629
Abstract :
The need for fast power estimation methods is a growing requirement in tools which perform power consumption optimization. This paper addresses the requirement by presenting a technique which is capable of providing a power estimate using only the word-level statistics of signals within an arithmetic hardware design. By abstracting away from the low-level details of a design it is possible to reduce the time required to calculate the power consumption dramatically. Power models for multiplication and addition have been constructed using an experimental method, and the operation of these models is illustrated by estimating the power consumed in logic for two example circuits: a sum of products and a parameterised polynomial evaluation. The proposed method is capable of providing an estimate within 10% of low-level power estimates given by XPower.
Keywords :
digital arithmetic; field programmable gate arrays; logic circuits; logic design; low-power electronics; FPGA-based arithmetic; XPower; arithmetic hardware design; parameterized logic power consumption models; power consumption optimization; signal word level statistics; Arithmetic; Circuits; Design optimization; Energy consumption; Field programmable gate arrays; Hardware; Logic; Signal analysis; Signal design; Statistics;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Field Programmable Logic and Applications, 2005. International Conference on
Print_ISBN :
0-7803-9362-7
Type :
conf
DOI :
10.1109/FPL.2005.1515800
Filename :
1515800
Link To Document :
بازگشت