DocumentCode :
2142016
Title :
A method of automatically tuning gate length and width in a standard cell
Author :
Lei Liu ; Yuping Wu ; Lan Chen ; Xuelian Zhang ; Shan Fang
Author_Institution :
Inst. of Microelectron., Beijing, China
fYear :
2013
fDate :
23-25 July 2013
Firstpage :
1707
Lastpage :
1711
Abstract :
This paper presents a method of tuning the gate length and width in a standard cell for reuse, which includes the algorithm for auto-identification, obtaining of the gate information and tuning of the locations and/or sizes of the related layout patterns. Existing layouts of standard cells are reused to design new standard cells. Experimental results show that this method can improve the efficiency of standard cell designs and facilitate the generation of standard cells satisfying the requirements of physical optimization.
Keywords :
MOSFET circuits; cellular arrays; circuit optimisation; circuit tuning; integrated circuit layout; logic design; gate information; gate length; gate width; layout patterns; physical optimization; standard cell designs; Algorithm design and analysis; Layout; Libraries; Logic gates; MOSFET; Standards; Tuning; Electronic design automation; Gate length and width; Standard cell reuse; Tune;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Natural Computation (ICNC), 2013 Ninth International Conference on
Conference_Location :
Shenyang
Type :
conf
DOI :
10.1109/ICNC.2013.6818257
Filename :
6818257
Link To Document :
بازگشت