DocumentCode :
2142491
Title :
A 100 GOPS ASP based baseband processor for wireless communication
Author :
Ziyuan, Zhu ; Shan, Tang ; Yongtao, Su ; Juan, Han ; Gang, Sun ; Jinglin, Shi
Author_Institution :
Wireless Communication Technology Research Center, Institute of Computing Technology, Chinese Academy of Sciences, Beijing Key Laboratory of Mobile Computing and Pervasive Device, China
fYear :
2013
fDate :
18-22 March 2013
Firstpage :
121
Lastpage :
124
Abstract :
This paper presents an ASP (application specific processor) with 512-bit SIMD (Single Instruction Multiple Data) and 192-bit VLIW (Very Long Instruction Word) architecture optimized for wireless baseband processing. It employs optimized architecture and address generation unit to accelerate the kernel algorithms. Based on the ASP, a multi-core baseband processor is developed which can work at 2×2 MIMO and 20 MHz physical bandwidth configuration for LTE inner receiver and meet requirements of Category 3 User Equipment (CAT3 UE). Furthermore, a silicon implementation of the baseband processor with 130nm CMOS technology is presented. Experimental results show that the baseband processor provides 100 GOPS computing ability at 117.6MHz.
Keywords :
Baseband; Computer architecture; Hardware; Parallel processing; VLIW; Vectors; Wireless communication; AGU; Application Specific Processor; Baseband processor; LTE; VLIW;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Design, Automation & Test in Europe Conference & Exhibition (DATE), 2013
Conference_Location :
Grenoble, France
ISSN :
1530-1591
Print_ISBN :
978-1-4673-5071-6
Type :
conf
DOI :
10.7873/DATE.2013.038
Filename :
6513484
Link To Document :
بازگشت