Title : 
Low-cost through-hole electrode interconnection for 3D-SiP using room-temperature bonding
         
        
            Author : 
Tanaka, Naotaka ; Yoshimura, Yasuhiro ; Naito, Takahiro ; Miyazaki, Chuichi ; Uematsu, Toshihide ; Hanada, Kenji ; Toma, Norihisa ; Akazawa, Takashi
         
        
            Author_Institution : 
Mech. Eng. Res. Lab., Hitachi Ltd., Ibakaki
         
        
        
        
            Abstract : 
To verify the operation of three-dimensional SiP with through-hole electrode interconnections, we manufactured a prototype of a 3D-SiP sample composed of a MCU, an interposer, and a synchronous DRAM (SDRAM) chip using a proposed mechanical caulking operation. A new electrode design of LSI for through-hole electrode interconnection is important for establishing a stable mass-production process. By using this technology, the package thickness can be 1.0 mm or less even in ten-chip layers, compared with two-chip layers using wire bonding, which are approximately 1.25-mm thick
         
        
            Keywords : 
DRAM chips; bonding processes; electrodes; integrated circuit interconnections; large scale integration; system-in-package; 1.0 to 1.125 mm; 3D system-in-package; MCU; interposer chip; large-scale integration; room-temperature bonding; synchronous DRAM chip; through-hole electrode interconnection; Bonding; Costs; Electrodes; Electronic components; Gold; Joining processes; Large scale integration; Packaging; Temperature; Wire;
         
        
        
        
            Conference_Titel : 
Electronic Components and Technology Conference, 2006. Proceedings. 56th
         
        
            Conference_Location : 
San Diego, CA
         
        
        
            Print_ISBN : 
1-4244-0152-6
         
        
        
            DOI : 
10.1109/ECTC.2006.1645751