DocumentCode :
2142844
Title :
Simultaneous extraction of effective gate length and low-field mobility in non-uniform devices
Author :
Joshi, Vivek ; Agarwal, Kanak ; Sylvester, Dennis
Author_Institution :
Univ. of Michigan, Ann Arbor, MI, USA
fYear :
2010
fDate :
22-24 March 2010
Firstpage :
158
Lastpage :
162
Abstract :
Advanced semiconductor technologies use mechanical stress to enhance carrier mobility and achieve higher performance. Layout dependence of induced stress causes the stress profile, and hence the carrier mobility along the device channel, to vary across device width. Additionally, sub-wavelength lithography causes printed shapes to deviate from drawn rectilinear shapes, resulting in non rectangular gates (NRG). In this work, we present a novel method to effectively model non rectangular gates with non uniform carrier mobility. First, we propose a slicing and summing based approach to calculate effective carrier mobility for a device. We then develop a methodology for simultaneous extraction of effective gate length (EGL), and effective carrier mobility (ECM), to enable accurate prediction of both device drive current and leakage. We show that this method is much more accurate than previously proposed approaches which neglect the mobility variation across device width, as well as independent calculation of EGL and ECM. Experimental results show that independent calculation of EGL and ECM results in errors of up to 4.1% and 38.2% (as compared to simultaneous calculation), in the device drive current and leakage, respectively. Gate level results show an average error of 4.7% in average delay, and 34.2% in average leakage.
Keywords :
CMOS integrated circuits; carrier mobility; integrated circuit layout; lithography; CMOS process; advanced semiconductor technologies; device drive current; effective carrier mobility; effective gate length extraction; low-field mobility; mechanical stress; nonrectangular gates; slicing based approach; subwavelength lithography; summing based approach; CMOS process; Delay; Electrochemical machining; Integrated circuit reliability; Lithography; MOS devices; Maintenance; Shape; Tensile stress; Threshold voltage;
fLanguage :
English
Publisher :
ieee
Conference_Titel :
Quality Electronic Design (ISQED), 2010 11th International Symposium on
Conference_Location :
San Jose, CA
ISSN :
1948-3287
Print_ISBN :
978-1-4244-6454-8
Type :
conf
DOI :
10.1109/ISQED.2010.5450409
Filename :
5450409
Link To Document :
بازگشت